NXP Semiconductors /MIMXRT1011 /IOMUXC /SW_MUX_CTL_PAD_GPIO_SD_09

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as SW_MUX_CTL_PAD_GPIO_SD_09

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (ALT0)MUX_MODE 0 (DISABLED)SION

SION=DISABLED, MUX_MODE=ALT0

Description

SW_MUX_CTL_PAD_GPIO_SD_09 SW MUX Control Register

Fields

MUX_MODE

MUX Mode Select Field.

0 (ALT0): Select mux mode: ALT0 mux port: FLEXSPI_A_DATA0 of instance: FLEXSPI

1 (ALT1): Select mux mode: ALT1 mux port: LPSPI2_SDI of instance: LPSPI2

2 (ALT2): Select mux mode: ALT2 mux port: LPUART2_RXD of instance: LPUART2

4 (ALT4): Select mux mode: ALT4 mux port: FLEXIO1_IO15 of instance: FLEXIO1

5 (ALT5): Select mux mode: ALT5 mux port: GPIO2_IO09 of instance: GPIO2

SION

Software Input On Field.

0 (DISABLED): Input Path is determined by functionality

1 (ENABLED): Force input path of pad GPIO_SD_09

Links

() ()